Figure 2.

Simulated voltage waveforms. The simulated voltage waveforms of (a)VIN, (b)IIN, (c)VC, and (d) the pinched hysteresis loop of the voltage-current relationship of the proposed emulator circuit when the sinusoidal frequency is 10 kHz. The simulated voltage waveforms of (e)VIN, (f)IIN, (g)VC, and (h) the pinched hysteresis loop of the voltage-current relationship of the proposed emulator circuit when the sinusoidal frequency is 40 kHz.

Shin et al. Nanoscale Research Letters 2013 8:454   doi:10.1186/1556-276X-8-454
Download authors' original image